
74LVC594ABQ-Q100X
Active8-BIT SHIFT REGISTER WITH OUTPUT REGISTER
Deep-Dive with AI
Search across all available documentation for this part.

74LVC594ABQ-Q100X
Active8-BIT SHIFT REGISTER WITH OUTPUT REGISTER
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | 74LVC594ABQ-Q100X |
|---|---|
| Function | Serial to Parallel, Serial |
| Grade | Automotive |
| Logic Type | Shift Register |
| Mounting Type | Surface Mount |
| Number of Bits per Element [custom] | 8 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -40 C |
| Output Type | Push-Pull |
| Package / Case | 16-VFQFN Exposed Pad |
| Qualification | AEC-Q100 |
| Supplier Device Package | 16-DHVQFN (2.5x3.5) |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 1.65 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | N/A | 0 | $ 0.49 | |
| 2735 | $ 0.49 | |||
Description
General part information
74LVC594ABQ-Q100 Series
The 74LVC594A-Q100 is an 8-bit serial-in/serial or parallel-out shift register with a storage register. Separate clock and reset inputs are provided on both shift and storage registers. The device features a serial input (DS) and a serial output (Q7S) to enable cascading. Data is shifted on the LOW-to-HIGH transitions of the SHCP input, and the data in the shift register is transferred to the storage register on a LOW-to-HIGH transition of the STCP input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register. A LOW level on one of the two register reset pins (SHRandSTR) will clear the corresponding register. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.
Documents
Technical documentation and resources