Zenode.ai Logo
Beta
SOT108-1
Integrated Circuits (ICs)

74HC4024D-Q100J

Active
Nexperia USA Inc.

7-STAGE BINARY RIPPLE COUNTER

Deep-Dive with AI

Search across all available documentation for this part.

SOT108-1
Integrated Circuits (ICs)

74HC4024D-Q100J

Active
Nexperia USA Inc.

7-STAGE BINARY RIPPLE COUNTER

Technical Specifications

Parameters and characteristics for this part

Specification74HC4024D-Q100J
Count Rate90 MHz
DirectionUp
GradeAutomotive
Logic TypeBinary Counter
Mounting TypeSurface Mount
Number of Bits per Element7
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 C
Package / Case3.9 mm, 0.154 in
Package / Case14-SOIC
QualificationAEC-Q100
ResetAsynchronous
Supplier Device Package14-SO
Trigger TypeNegative Edge
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyN/A 0$ 0.34

Description

General part information

74HC4024D-Q100 Series

The 74HC4024-Q100 is a 7-stage binary ripple counter with a clock input (CP), an overriding asynchronous master reset input (MR) and seven fully buffered parallel outputs (Q0 to Q6). The counter advances on the HIGH-to-LOW transition ofCP. A HIGH on MR clears all counter stages and forces all outputs LOW, independent of the state ofCP. Each counter stage is a static toggle flip-flop. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.