Zenode.ai Logo
Beta
74HC173PW,118
Integrated Circuits (ICs)

74HC173PW,118

Active
Nexperia USA Inc.

FLIP FLOP D-TYPE BUS INTERFACE POS-EDGE 3-ST 1-ELEMENT 16-PIN TSSOP T/R

Deep-Dive with AI

Search across all available documentation for this part.

74HC173PW,118
Integrated Circuits (ICs)

74HC173PW,118

Active
Nexperia USA Inc.

FLIP FLOP D-TYPE BUS INTERFACE POS-EDGE 3-ST 1-ELEMENT 16-PIN TSSOP T/R

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

Specification74HC173PW,118
Clock Frequency95 MHz
Current - Output High, Low [custom]7.8 mA
Current - Output High, Low [custom]7.8 mA
Current - Quiescent (Iq)4 çA
Input Capacitance3.5 pF
Max Propagation Delay @ V, Max CL30 ns
Mounting TypeSurface Mount
Number of Bits per Element4
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Output TypeNon-Inverted, Tri-State
Package / Case16-TSSOP
Package / Case [y]4.4 mm
Package / Case [y]0.173 in
Supplier Device Package16-TSSOP
Trigger TypePositive Edge
TypeD-Type
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyN/A 2474$ 0.70

Description

General part information

74HC173PW Series

The 74HC173; 74HCT173 is a quad positive-edge triggered D-type flip-flop. The device features clock (CP), master reset (MR), two input enable (E1,E2) and two output enable (OE1,OE2) inputs. When the input enables are LOW, the outputs Qn will assume the state of their corresponding Dn inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition. A HIGH on either input enable will cause the device to go into a hold mode, outputs hold their previous state independently of clock and data inputs. A HIGH on MR forces the outputs LOW independently of clock and data inputs. A HIGH on either output enable pin causes the outputs to assume a high-impedance OFF-state. Operation of the output enable inputs does not affect the state of the flip-flops. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.