
MAX5868EXE+
Active16-BIT, 5GSPS INTERPOLATING AND MODULATING RF DAC
Deep-Dive with AI
Search across all available documentation for this part.

MAX5868EXE+
Active16-BIT, 5GSPS INTERPOLATING AND MODULATING RF DAC
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | MAX5868EXE+ |
|---|---|
| Frequency | 2000 MHz |
| Function | D/A Converter |
| Mounting Type | Surface Mount |
| Package / Case | 144-LFBGA, CSPBGA |
| RF Type | General Purpose |
| Secondary Attributes [Max] | 5 GSPS |
| Supplier Device Package | 144-CSBGA (10x10) |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | N/A | 187 | $ 191.26 | |
Description
General part information
MAX5868 Series
The MAX5868 high-performance interpolating and modulating 16-bit 5Gsps RF DAC can directly synthesize up to 500MHz of instantaneous bandwidth from DC to frequencies greater than 2GHz. The device is optimized for cable and digital video broadcast applications and meets spectral mask requirements for a broad set of communication standards including EPoC, DVB-T, DVB-T2, DVB-C2, ISDB-T, and DOCSIS 3.0/3.1.The device integrates interpolation filters, a digital quadrature modulator, a numerically controlled oscillator (NCO) and a 14-bit RF DAC core. The user-configurable 4x, 5x, 6x, 8x, 10x, 12x, 16x, 20x or 24x, linear phase interpolation filters reduce the input data bandwidth required from an FPGA/ASIC. The NCO allows for fully agile modulation of the input baseband signal for direct RF synthesis.The MAX5868 includes a source synchronous 16-bit parallel LVDS data input interface. The input baseband I and Q signals are time interleaved on a single parallel input port configured for double data rate clocking at up to 1240Gwps (620Mwps I and Q each). The device accepts data in word (16 bit), byte (8 bit), or nibble (4 bit) modes. The input data is aligned to the data clock supplied with the data. An input FIFO decouples the timing of the input interface from the DAC update clock domain. In addition, a parity input and parity flag interrupt output are available to ensure data integrity.The MAX5868 clock input has a flexible clock interface and accepts a differential sine-wave or square-wave input clock signal. The device outputs a divided reference clock to ensure synchronization with the FPGA/ASIC driving its input port. In addition, dedicated input and output signals are provided for synchronizing multiple devices.The MAX5868 uses a differential current-steering architecture and can produce a 0dBm full-scale output signal level with a 50Ω load. Operating from 1.8V and 1.0V power supplies, the device consumes 1.5W at 5Gsps. The device is offered in a compact 144-pin CSBGA package and is specified for the extended temperature range (-40°C to +85°C).ApplicationsDigital Video BroadcastDownstream DOCSIS CMTS ModulatorsDVB-T/DVB-T2/DVB-C2/ISDB-T ModulatorsEthernet PON over Coax (EPoC)
Documents
Technical documentation and resources
No documents available