Zenode.ai Logo
Beta
52-BGA-Microstar-Jr-ZQL
Integrated Circuits (ICs)

CDCU2A877ZQLT

Obsolete
Texas Instruments

IC PLL CLOCK DRIVER 1.8V 52-BGA

Deep-Dive with AI

Search across all available documentation for this part.

52-BGA-Microstar-Jr-ZQL
Integrated Circuits (ICs)

CDCU2A877ZQLT

Obsolete
Texas Instruments

IC PLL CLOCK DRIVER 1.8V 52-BGA

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCDCU2A877ZQLT
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]410 MHz
InputSSTL-18
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
OutputSSTL-18
PLLTrue
Ratio - Input:Output [custom]1:10
Supplier Device Package52-BGA MICROSTAR JUNIOR (7x4.5)
Voltage - Supply [Max]1.9 V
Voltage - Supply [Min]1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$

Description

General part information

CDCU2A877 Series

The CDCU2A877 is a high-performance, low-jitter, low-skew, zero-delay buffer that distributes a differential clock input pair (CK,CK) to 10 differential pairs of clock outputs (Yn,Yn) and to one differential pair of feedback clock outputs (FBOUT,FBOUT). The clock outputs are controlled by the input clocks (CK,CK), the feedback clocks (FBIN,FBIN), the LVCMOS control pins (OE, OS), and the analog power input (AVDD). When OE is low, the clock outputs, except FBOUT/FBOUT, are disabled while the internal PLL continues to maintain its locked-in frequency. OS (output select) is a program pin that must be tied to GND or VDD. When OS is high, OE functions as previously described. When OS and OE are both low, OE has no affect on Y7/Y7, they are free running. When AVDDis grounded, the PLL is turned off and bypassed for test purposes.

When both clock inputs (CK,CK) are logic low, the device enters in a low power mode. An input logic detection circuit on the differential inputs, independent from input buffers, detects the logic low level and performs in a low power state where all outputs, the feedback, and the PLL are off. When the clock inputs transition from being logic low to being differential signals, the PLL turns back on, the inputs and the outputs are enabled, and the PLL obtains phase lock between the feedback clock pair (FBIN,FBIN) and the clock input pair (CK,CK) within the specified stabilization time.

The CDCU2A877 is able to track spread spectrum clocking (SSC) for reduced EMI. This device operates from 0°C to 70°C.

Documents

Technical documentation and resources

No documents available