Zenode.ai Logo
Beta
SOT403-1
Integrated Circuits (ICs)

74HCT112PW,118

Active
Nexperia USA Inc.

FLIP FLOP, 74HCT112, JK, 19 NS, 70 MHZ, 4 MA, 16 PINS, TSSOP

Deep-Dive with AI

Search across all available documentation for this part.

SOT403-1
Integrated Circuits (ICs)

74HCT112PW,118

Active
Nexperia USA Inc.

FLIP FLOP, 74HCT112, JK, 19 NS, 70 MHZ, 4 MA, 16 PINS, TSSOP

Technical Specifications

Parameters and characteristics for this part

Specification74HCT112PW,118
Clock Frequency64 MHz
Current - Output High, Low [custom]4 mA
Current - Output High, Low [custom]4 mA
Current - Quiescent (Iq)4 çA
FunctionSet(Preset) and Reset
Input Capacitance3.5 pF
Max Propagation Delay @ V, Max CL35 ns
Mounting TypeSurface Mount
Number of Bits per Element1
Number of Elements2
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Output TypeComplementary
Package / Case16-TSSOP
Package / Case [y]4.4 mm
Package / Case [y]0.173 in
Supplier Device Package16-TSSOP
Trigger TypeNegative Edge
TypeJK Type
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyN/A 0$ 0.31

Description

General part information

74HCT112PW Series

The 74HC112; 74HCT112 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQoutputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.