Zenode.ai Logo
Beta
Nexperia-CBT3257ABQ,115 Bus Switches Multiplexer/Demultiplexer Bus Switch 1-Element CMOS 8-IN 16-Pin DHVQFN EP T/R
Integrated Circuits (ICs)

74LVC161BQ,115

Active
Nexperia USA Inc.

PRESETTABLE SYNCHRONOUS 4-BIT BINARY COUNTER; ASYNCHRONOUS RESET

Technical Specifications

Parameters and characteristics for this part

Specification74LVC161BQ,115
Count Rate150 MHz
DirectionUp
Logic TypeBinary Counter
Mounting TypeSurface Mount
Number of Bits per Element4
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 C
Package / Case16-VFQFN Exposed Pad
ResetAsynchronous
Supplier Device Package16-DHVQFN (2.5x3.5)
TimingSynchronous
Trigger TypePositive Edge
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]1.2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyN/A 0$ 0.86

Description

General part information

74LVC161BQ Series

The 74LVC161 is a synchronous presettable binary counter with an internal look-head carry. Synchronous operation is provided by having all flip-flops clocked simultaneously on the positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting action and causes the data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of the clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A LOW at the master reset input (MR) sets Q0 to Q3 LOW regardless of the levels at input pins CP,PE, CET and CEP (thus providing an asynchronous clear function). The look-ahead carry simplifies serial cascading of the counters. Both CEP and CET must be HIGH to count. The CET input is fed forward to enable the terminal count output (TC). The TC output thus enabled will produce a HIGH output pulse of a duration approximately equal to a HIGH output of Q0. This pulse can be used to enable the next cascaded stage.