Zenode.ai Logo
Beta
NATNSCLF13508D
Integrated Circuits (ICs)

CD54ACT109F3A

Active
Texas Instruments

DUAL POSITIVE-EDGE TRIGGERED J-K FLIP-FLOPS WITH SET AND RESET

Deep-Dive with AI

Search across all available documentation for this part.

NATNSCLF13508D
Integrated Circuits (ICs)

CD54ACT109F3A

Active
Texas Instruments

DUAL POSITIVE-EDGE TRIGGERED J-K FLIP-FLOPS WITH SET AND RESET

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCD54ACT109F3A
null

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBulk 41$ 7.34
45$ 6.75
Texas InstrumentsTUBE 1$ 8.92
100$ 7.79
250$ 6.01
1000$ 5.38

Description

General part information

CD54ACT109 Series

The ’ACT109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high. They also can perform as D-type flip-flops if J and K\ are tied together.

The ’ACT109 devices contain two independent J-K\ positive-edge-triggered flip-flops. A low level at the preset (PRE)\ or clear (CLR)\ inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE\ and CLR\ are inactive (high), data at the J and K\ inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and K\ inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K\ and tying J high. They also can perform as D-type flip-flops if J and K\ are tied together.

Documents

Technical documentation and resources