Zenode.ai Logo
Beta
48-VQFN-Exposed-Pad-RGZ
Integrated Circuits (ICs)

ADC32J25IRGZR

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 160-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)

48-VQFN-Exposed-Pad-RGZ
Integrated Circuits (ICs)

ADC32J25IRGZR

Active
Texas Instruments

DUAL-CHANNEL, 12-BIT, 160-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)

Technical Specifications

Parameters and characteristics for this part

SpecificationADC32J25IRGZR
Mounting TypeSurface Mount
Package / Case48-VFQFN Exposed Pad
Supplier Device Package48-VQFN (7x7)

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2500$ 33.10
Texas InstrumentsLARGE T&R 1$ 40.43
100$ 35.94
250$ 29.54
1000$ 26.43

Description

General part information

ADC32J25 Series

The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.

The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.