Zenode.ai Logo
Beta
SOT403-1
Integrated Circuits (ICs)

74HC112PW-Q100J

Active
Nexperia USA Inc.

DUAL JK FLIP-FLOP WITH SET AND RESET; NEGATIVE-EDGE TRIGGER

Deep-Dive with AI

Search across all available documentation for this part.

SOT403-1
Integrated Circuits (ICs)

74HC112PW-Q100J

Active
Nexperia USA Inc.

DUAL JK FLIP-FLOP WITH SET AND RESET; NEGATIVE-EDGE TRIGGER

Technical Specifications

Parameters and characteristics for this part

Specification74HC112PW-Q100J
null

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyN/A 0$ 0.30
MouserN/A 1$ 1.17
10$ 0.71
25$ 0.60
100$ 0.45
250$ 0.39
1000$ 0.31
2500$ 0.23
10000$ 0.22
20000$ 0.22

Description

General part information

74HC112PW-Q100 Series

The 74HC112-Q100; 74HCT112-Q100 is a dual negative-edge triggered JK flip-flop. It features individual J and K inputs, clock (nCP) set (nSD) and reset (nRD) inputs. It also has complementary nQ and nQoutputs. The set and reset are asynchronous active LOW inputs and operate independently of the clock input. The J and K inputs control the state changes of the flip-flops as described in the mode select function table. The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation. Inputs include clamp diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of VCC.