Zenode.ai Logo
Beta
ADC12V170

ADC12V170 Series

12-Bit, 170-MSPS, 1.1-GHz Input Bandwidth Analog-to-Digital Converter (ADC)

Manufacturer: Texas Instruments

Catalog

12-Bit, 170-MSPS, 1.1-GHz Input Bandwidth Analog-to-Digital Converter (ADC)

Key Features

1.1 GHz Full Power BandwidthInternal Sample-and-Hold CircuitInternal Precision 1.0V ReferenceSingle-Ended or Differential Clock ModesClock Duty Cycle StabilizerDual +3.3V and +1.8V Supply OperationPower-Down and Sleep ModesOffset Binary or 2's Complement Output Data FormatLVDS OutputsPin-Compatible: ADC14V15548-Pin WQFN Package, (7x7x0.8mm, 0.5mm Pin-Pitch)Key SpecificationsResolution: 12 BitsConversion Rate: 170 MSPSSNR (fIN= 70 MHz): 67.2 dBFS (Typ)SFDR (fIN= 70 MHz): 85.8 dBFS (Typ)ENOB (fIN= 70 MHz): 10.9 Bits (Typ)Full Power Bandwidth: 1.1 GHZ (Typ)Power Consumption: 781 mW (Typ)All trademarks are the property of their respective owners.1.1 GHz Full Power BandwidthInternal Sample-and-Hold CircuitInternal Precision 1.0V ReferenceSingle-Ended or Differential Clock ModesClock Duty Cycle StabilizerDual +3.3V and +1.8V Supply OperationPower-Down and Sleep ModesOffset Binary or 2's Complement Output Data FormatLVDS OutputsPin-Compatible: ADC14V15548-Pin WQFN Package, (7x7x0.8mm, 0.5mm Pin-Pitch)Key SpecificationsResolution: 12 BitsConversion Rate: 170 MSPSSNR (fIN= 70 MHz): 67.2 dBFS (Typ)SFDR (fIN= 70 MHz): 85.8 dBFS (Typ)ENOB (fIN= 70 MHz): 10.9 Bits (Typ)Full Power Bandwidth: 1.1 GHZ (Typ)Power Consumption: 781 mW (Typ)All trademarks are the property of their respective owners.

Description

AI
The ADC12V170 is a high-performance CMOS analog-to-digital converter with LVDS outputs. It is capable of converting analog input signals into 12-Bit digital words at rates up to 170 Mega Samples Per Second (MSPS). Data leaves the chip in a DDR (Dual Data Rate) format; this allows both edges of the output clock to be utilized while achieving a smaller package size. This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1.1 GHz. The ADC12V170 operates from dual +3.3V and +1.8V power supplies and consumes 781 mW of power at 170 MSPS. The separate +1.8V supply for the digital output interface allows lower power operation with reduced noise. A power-down feature reduces the power consumption to 15 mW while still allowing fast wake-up time to full operation. In addition there is a sleep feature which consumes 50 mW of power and has a faster wake-up time. The differential inputs provide a full scale differential input swing equal to 2 times the reference voltage. A stable 1.0V internal voltage reference is provided, or the ADC12V170 can be operated with an external reference. Clock mode (differential versus single-ended) and output data format (offset binary versus 2's complement) are pin-selectable. A duty cycle stabilizer maintains performance over a wide range of input clock duty cycles. The ADC12V170 is pin-compatible with the ADC14V155. It is available in a 48-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C. The ADC12V170 is a high-performance CMOS analog-to-digital converter with LVDS outputs. It is capable of converting analog input signals into 12-Bit digital words at rates up to 170 Mega Samples Per Second (MSPS). Data leaves the chip in a DDR (Dual Data Rate) format; this allows both edges of the output clock to be utilized while achieving a smaller package size. This converter uses a differential, pipelined architecture with digital error correction and an on-chip sample-and-hold circuit to minimize power consumption and the external component count, while providing excellent dynamic performance. A unique sample-and-hold stage yields a full-power bandwidth of 1.1 GHz. The ADC12V170 operates from dual +3.3V and +1.8V power supplies and consumes 781 mW of power at 170 MSPS. The separate +1.8V supply for the digital output interface allows lower power operation with reduced noise. A power-down feature reduces the power consumption to 15 mW while still allowing fast wake-up time to full operation. In addition there is a sleep feature which consumes 50 mW of power and has a faster wake-up time. The differential inputs provide a full scale differential input swing equal to 2 times the reference voltage. A stable 1.0V internal voltage reference is provided, or the ADC12V170 can be operated with an external reference. Clock mode (differential versus single-ended) and output data format (offset binary versus 2's complement) are pin-selectable. A duty cycle stabilizer maintains performance over a wide range of input clock duty cycles. The ADC12V170 is pin-compatible with the ADC14V155. It is available in a 48-lead WQFN package and operates over the industrial temperature range of −40°C to +85°C.