
TLV320AIC23B-Q1 Series
Low Power Stereo Audio Codec W/miniDSP, Class-D Speaker, DirectPath Headphone, 4 digital mic support
Manufacturer: Texas Instruments
Catalog
Low Power Stereo Audio Codec W/miniDSP, Class-D Speaker, DirectPath Headphone, 4 digital mic support
...
| Part | Voltage - Supply, Analog [Min] | Voltage - Supply, Analog [Max] | Dynamic Range, ADCs / DACs (db) Typ [custom] | Dynamic Range, ADCs / DACs (db) Typ [custom] | Resolution (Bits) | Data Interface | Supplier Device Package | S/N Ratio, ADCs / DACs (db) Typ [custom] | S/N Ratio, ADCs / DACs (db) Typ [custom] | Voltage - Supply, Digital [Max] | Voltage - Supply, Digital [Min] | Number of ADCs / DACs [custom] | Number of ADCs / DACs [custom] | Operating Temperature [Max] | Operating Temperature [Min] | Type | Mounting Type | Sigma Delta | Package / Case | Function | Embedded | Contents | Utilized IC / Part | Secondary Attributes | Supplied Contents | S/N Ratio, ADCs / DACs (db) Typ [custom] | S/N Ratio, ADCs / DACs (db) Typ [custom] | Supplier Device Package [y] | Supplier Device Package [x] | Voltage - Supply [Min] | Voltage - Supply [Max] | Voltage - Supply [Max] | Voltage - Supply [Min] | Number of Channels | Voltage Supply Source | Sampling Rate (Per Second) | Voltage - Supply, Analog | Voltage - Supply, Digital | Dynamic Range, ADCs / DACs (db) Typ [custom] | Dynamic Range, ADCs / DACs (db) Typ [custom] |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
Texas Instruments | 2.7 V | 3.6 V | 92 db | 100 db | 24 b | PCM Audio Interface | 32-VQFN (5x5) | 92 db | 100 db | 1.95 V | 1.65 V | 2 | 2 | 85 °C | -40 °C | Stereo Audio | Surface Mount | 32-VFQFN Exposed Pad | ||||||||||||||||||||||
Texas Instruments | Audio | CODEC | Board(s) | TLV320AIC3212 | Graphical User Interface (GUI) | Board(s) | ||||||||||||||||||||||||||||||||||
Texas Instruments | 2.7 V | 3.6 V | 91 db | 92 db | 24 b | I2C Serial | 42-DSBGA | 1.95 V | 1.525 V | 2 | 2 | 85 °C | -40 °C | Stereo Audio | Surface Mount | 42-UFBGA DSBGA | 92 db | 96 db | 3.25 | 3.75 | ||||||||||||||||||||
Texas Instruments | I2C SPI | 24-WQFN (4x4) | 125 °C | -40 °C | ADC Audio | Surface Mount | 24-WFQFN Exposed Pad | 1.65 V | 3.6 V | 3.6 V | 1.7 V | 4 | Analog and Digital | 768k | ||||||||||||||||||||||||||
Texas Instruments | 12 b | I2C SPI | 81-DSBGA (5x5) | 2 | 2 | 85 °C | -40 °C | Stereo Audio | Surface Mount | 81-UFBGA DSBGA | 93 db | 101 db | 1.8 V | 3.3 V | 93 db | 101 db | ||||||||||||||||||||||||
Texas Instruments | Audio | CODEC | Board(s) | TLV320AIC3256 | Board(s) | |||||||||||||||||||||||||||||||||||
Texas Instruments | Audio | CODEC | TLV320AIC31 | Board(s) | ||||||||||||||||||||||||||||||||||||
Texas Instruments | Audio | CODEC | Board(s) | TLV320AIC3104 | Board(s) | |||||||||||||||||||||||||||||||||||
Texas Instruments | 2.7 V | 3.6 V | 92 db | 100 db | 24 b | I2C Serial SPI™ | 80-NFBGA (5x5) | 92 db | 100 db | 1.95 V | 1.65 V | 2 | 2 | 85 °C | -40 °C | Stereo Audio | Surface Mount | 80-VFBGA | ||||||||||||||||||||||
Texas Instruments | Audio | CODEC | TLV320AIC3253 | Board(s) |
Key Features
• C54x Software Driver Available16-Bit Oversampling Sigma-Delta A/D Converter16-Bit Oversampling Sigma-Delta D/A ConverterSupport Maximum Master Clock of 100 MHz to Allow DSPs Output Clock to Be Used as Master ClockSelectable FIR/IIR Filter With Bypassing OptionProgrammable Sampling Rate up to:Max 26 KSPS With On-Chip IIR/FIR FilterMax 104 KSPS With IIR/FIR BypassedOn-Chip FIR Produced 84-dB SNR for ADC and 91-dB SNR for DAC Over 13-kHz BWExternal DSPs IIR/FIR for a Final Sampling Rate of 8 Ksps (IIR/FIR Bypassed) Produced 87-dB SNR for ADC and 92-dB SNR for DAC.Smart Time Division Multiplexed Serial Port (SMARTDM)Glueless 4-Wire Interface to DSPAutomatic Cascade Detection (ACD) Self-Generates Master/Slave Device AddressesProgramming Mode to Allow On-the-Fly ReconfigurationContinuous Data Transfer Mode to Support DSP’s DMA/Autobuffering ModeTurbo Mode to Maximize Bit Clock for Faster Data Transfer and Higher Data BandwidthTotal Number of Time Slots Dynamically Proportional to Number of Codecs in the Cascade to Eliminate Unused Time Slots and Optimize DSP Memory AllocationAllows up to 16 Codecs to Be Connected to a Single Serial PortHost Port2-Wire InterfaceSelectable I2C or S2CDifferential and Single-Ended Analog Input/OutputBuilt-In Functions:SidetoneAntialiasing Filter (AAF)Programmable Input and Output Gain Control (PGA)Microphone AmplifiersPower Management With Hardware/Software Power-Down Modes 30 uWSeparate Software Control for ADC and DAC Power DownFully Compatible With TI C54x DSP Power Supplies1.65 V–1.95 V Digital Core Power2.7 V–3.6 V Digital I/O2.7 V–3.6 V AnalogPower Dissipation (PD) 10 mW at 3 V in Standard OperationInternal Reference Voltage (Vref)2s Complement Data FormatTest Mode Which Includes Digital Loopback and Analog LoopbackSMARTDM is a trademark of Texas Instruments.NOTE:This product temporarily requires a waiver signed by the customer before orders can be shipped. A product notification sheet is provided in the data sheets. Please send email to shipping-waivers@list.ti.com for details.C54x Software Driver Available16-Bit Oversampling Sigma-Delta A/D Converter16-Bit Oversampling Sigma-Delta D/A ConverterSupport Maximum Master Clock of 100 MHz to Allow DSPs Output Clock to Be Used as Master ClockSelectable FIR/IIR Filter With Bypassing OptionProgrammable Sampling Rate up to:Max 26 KSPS With On-Chip IIR/FIR FilterMax 104 KSPS With IIR/FIR BypassedOn-Chip FIR Produced 84-dB SNR for ADC and 91-dB SNR for DAC Over 13-kHz BWExternal DSPs IIR/FIR for a Final Sampling Rate of 8 Ksps (IIR/FIR Bypassed) Produced 87-dB SNR for ADC and 92-dB SNR for DAC.Smart Time Division Multiplexed Serial Port (SMARTDM)Glueless 4-Wire Interface to DSPAutomatic Cascade Detection (ACD) Self-Generates Master/Slave Device AddressesProgramming Mode to Allow On-the-Fly ReconfigurationContinuous Data Transfer Mode to Support DSP’s DMA/Autobuffering ModeTurbo Mode to Maximize Bit Clock for Faster Data Transfer and Higher Data BandwidthTotal Number of Time Slots Dynamically Proportional to Number of Codecs in the Cascade to Eliminate Unused Time Slots and Optimize DSP Memory AllocationAllows up to 16 Codecs to Be Connected to a Single Serial PortHost Port2-Wire InterfaceSelectable I2C or S2CDifferential and Single-Ended Analog Input/OutputBuilt-In Functions:SidetoneAntialiasing Filter (AAF)Programmable Input and Output Gain Control (PGA)Microphone AmplifiersPower Management With Hardware/Software Power-Down Modes 30 uWSeparate Software Control for ADC and DAC Power DownFully Compatible With TI C54x DSP Power Supplies1.65 V–1.95 V Digital Core Power2.7 V–3.6 V Digital I/O2.7 V–3.6 V AnalogPower Dissipation (PD) 10 mW at 3 V in Standard OperationInternal Reference Voltage (Vref)2s Complement Data FormatTest Mode Which Includes Digital Loopback and Analog LoopbackSMARTDM is a trademark of Texas Instruments.NOTE:This product temporarily requires a waiver signed by the customer before orders can be shipped. A product notification sheet is provided in the data sheets. Please send email to shipping-waivers@list.ti.com for details.
Description
AI
The TLV320AIC3263 (also referred to as the AIC3263) is a flexible, highly-integrated, low-power, low-voltage stereo audio codec. The AIC3263 features four digital microphone inputs, plus programmable outputs, PowerTune capabilities, enhanced fully-programmable miniDSP, predefined and parameterizable signal processing blocks, integrated PLL, and flexible digital audio interfaces. Extensive register-based control of power, input and output channel configuration, gains, effects, pin-multiplexing and clocks are included, allowing the device to be precisely targeted to its application.
The TLV320AIC3263 features two fully-programmable miniDSP cores that support application-specific algorithms in the record and/or the playback path of the device. The miniDSP cores are fully software programmable. Targeted miniDSP algorithms, such as active noise cancellation, acoustic echo cancellation or advanced DSP filtering are loaded into the device after power-up.
Combined with the advanced PowerTune technology, the device can execute operations from 8kHz mono voice playback to stereo 192kHz DAC playback, making it ideal for portable battery-powered audio and telephony applications.
The record path of the TLV320AIC3263 covers operations from 8kHz mono to 192kHz stereo recording, and contains programmable input channel configurations which cover single-ended and differential setups, as well as floating or mixing input signals. It also provides a digitally-controlled stereo microphone preamplifier and integrated microphone bias. One application of the digital signal processing blocks is removable of audible noise that may be introduced by mechanical coupling, such as optical zooming in a digital camera. The record path can also be configured for up to two stereo Pulse Density Modulation (PDM) interfaces (for instance, supporting up to 4 digital microphones) typically used at 64Fs or 128Fs.
The playback path offers signal processing blocks for filtering and effects; headphone, line, receiver, and Class-D speaker output; flexible mixing of DAC; and analog input signals as well as programmable volume controls. The playback path contains two high-power DirectPathTMheadphone output drivers which eliminate the need for ac coupling capacitors. A built in charge pump generates the negative supply for the ground centered headphone drivers. These headphone output drivers can be configured in multiple ways, including stereo, and mono BTL. In addition, playback audio can be routed to an integrated Class-D speaker driver or a differential receiver amplifier.
The integrated PowerTune technology allows the device to be tuned to just the right power-performance trade-off. Mobile applications frequently have multiple use cases requiring very low-power operation while being used in a mobile environment. When used in a docked environment power consumption typically is less of a concern while lowest possible noise is important. With PowerTune the TLV320AIC3263 can address both cases.
The required internal clock of the TLV320AIC3263 can be derived from multiple sources, including the MCLK pin, the BCLK1 pin, the BCLK2 pin, several general purpose I/O pins or the output of the internal PLL, where the input to the PLL again can be derived from similar pins. Although using the internal fractional PLL ensures the availability of a suitable clock signal, it is not recommended for the lowest power settings. The PLL is highly programmable and can accept available input clocks in the range of 512kHz to 50MHz. To enable even lower clock frequencies, an integrated low-frequency clock multiplier can also be used as an input to the PLL.
The TLV320AIC3263 has a 12-bit SAR ADC converter that supports system voltage measurements. These system voltage measurements can be sourced from three dedicated analog inputs (IN1L/AUX1, IN1R/AUX2, or VBAT pins), or, alternatively, an on-chip temperature sensor that can be read by the SAR ADC.
The device also features three full Digital Audio Serial Interfaces, each supporting I2S, DSP/TDM, RJF, LJF, and mono PCM formats. This enables three simultaneous digital playback and record paths to three independent digital audio buses or chips. Additionally, the general purpose interrupt pins can be used to connect to a fourth digital audio bus, allowing the end system to easily switch in this fourth audio bus to one of the three Digital Audio Serial Interfaces. Each of the three Digital Audio Serial Interfaces can be run using separate power voltages to enable easy integration with separate chips with different I/O voltages.
The device is available in the 4.81 mm × 4.81 mm × 0.625 mm 81-Ball WCSP (DSBGA) Package.
The TLV320AIC3263 (also referred to as the AIC3263) is a flexible, highly-integrated, low-power, low-voltage stereo audio codec. The AIC3263 features four digital microphone inputs, plus programmable outputs, PowerTune capabilities, enhanced fully-programmable miniDSP, predefined and parameterizable signal processing blocks, integrated PLL, and flexible digital audio interfaces. Extensive register-based control of power, input and output channel configuration, gains, effects, pin-multiplexing and clocks are included, allowing the device to be precisely targeted to its application.
The TLV320AIC3263 features two fully-programmable miniDSP cores that support application-specific algorithms in the record and/or the playback path of the device. The miniDSP cores are fully software programmable. Targeted miniDSP algorithms, such as active noise cancellation, acoustic echo cancellation or advanced DSP filtering are loaded into the device after power-up.
Combined with the advanced PowerTune technology, the device can execute operations from 8kHz mono voice playback to stereo 192kHz DAC playback, making it ideal for portable battery-powered audio and telephony applications.
The record path of the TLV320AIC3263 covers operations from 8kHz mono to 192kHz stereo recording, and contains programmable input channel configurations which cover single-ended and differential setups, as well as floating or mixing input signals. It also provides a digitally-controlled stereo microphone preamplifier and integrated microphone bias. One application of the digital signal processing blocks is removable of audible noise that may be introduced by mechanical coupling, such as optical zooming in a digital camera. The record path can also be configured for up to two stereo Pulse Density Modulation (PDM) interfaces (for instance, supporting up to 4 digital microphones) typically used at 64Fs or 128Fs.
The playback path offers signal processing blocks for filtering and effects; headphone, line, receiver, and Class-D speaker output; flexible mixing of DAC; and analog input signals as well as programmable volume controls. The playback path contains two high-power DirectPathTMheadphone output drivers which eliminate the need for ac coupling capacitors. A built in charge pump generates the negative supply for the ground centered headphone drivers. These headphone output drivers can be configured in multiple ways, including stereo, and mono BTL. In addition, playback audio can be routed to an integrated Class-D speaker driver or a differential receiver amplifier.
The integrated PowerTune technology allows the device to be tuned to just the right power-performance trade-off. Mobile applications frequently have multiple use cases requiring very low-power operation while being used in a mobile environment. When used in a docked environment power consumption typically is less of a concern while lowest possible noise is important. With PowerTune the TLV320AIC3263 can address both cases.
The required internal clock of the TLV320AIC3263 can be derived from multiple sources, including the MCLK pin, the BCLK1 pin, the BCLK2 pin, several general purpose I/O pins or the output of the internal PLL, where the input to the PLL again can be derived from similar pins. Although using the internal fractional PLL ensures the availability of a suitable clock signal, it is not recommended for the lowest power settings. The PLL is highly programmable and can accept available input clocks in the range of 512kHz to 50MHz. To enable even lower clock frequencies, an integrated low-frequency clock multiplier can also be used as an input to the PLL.
The TLV320AIC3263 has a 12-bit SAR ADC converter that supports system voltage measurements. These system voltage measurements can be sourced from three dedicated analog inputs (IN1L/AUX1, IN1R/AUX2, or VBAT pins), or, alternatively, an on-chip temperature sensor that can be read by the SAR ADC.
The device also features three full Digital Audio Serial Interfaces, each supporting I2S, DSP/TDM, RJF, LJF, and mono PCM formats. This enables three simultaneous digital playback and record paths to three independent digital audio buses or chips. Additionally, the general purpose interrupt pins can be used to connect to a fourth digital audio bus, allowing the end system to easily switch in this fourth audio bus to one of the three Digital Audio Serial Interfaces. Each of the three Digital Audio Serial Interfaces can be run using separate power voltages to enable easy integration with separate chips with different I/O voltages.
The device is available in the 4.81 mm × 4.81 mm × 0.625 mm 81-Ball WCSP (DSBGA) Package.